# **Structured Electronic Design**

Capacitively Loaded CC-stage

Anton J.M. Montagne

## Capacitively loaded CC stage

### Concept: capacitively loaded voltage follower



small-signal hybrid-pi equivalent circuit of a biased transistor



Implementation with BJT Biased CE-stage is used as controller: small-signal equivalent circuit of the capacitively loaded CC-stage





### LTspice .op

| Name:   | ql        |
|---------|-----------|
| Model:  | 2n3904    |
| Ib:     | 3.09e-05  |
| Ic:     | 9.97e-03  |
| Vbe:    | 7.14e-01  |
| Vbc:    | -1.00e+01 |
| Vce:    | 1.07e+01  |
| BetaDC: | 3.23e+02  |
| Gm:     | 3.77e-01  |
| Rpi:    | 8.37e+02  |
| Rx:     | 2.00e+01  |
| Ro:     | 1.10e+04  |
| Cbe:    | 1.45e-10  |
| Cbc:    | 1.66e-12  |
| Cjs:    | 0.00e+00  |
| BetaAC: | 3.16e+02  |
| Cbx:    | 0.00e+00  |
| Ft:     | 4.09e+08  |

## Asymptotic-gain model selection loop gain reference





can be placed outside the controller changes the ideal gain







### Complete small-signal equivalent circuit

## Controlled source selected as loopgain reference c bc causes internal feedback loop



asymptotic-gain equals the ideal gain

$$\frac{1}{1+s(R_s+r_b)c_{bc}}$$

## **Evaluation DC loop gain**



DC equivalent circuit



$$L_{DC} = -g_m \frac{r_o}{r_o + r_b + R_s + r_s}$$
$$L_{DC} = -288$$



### Evaluation poles loop gain



How many poles?

number of capacitors - number of independent loops of capacitors (and voltage sources)

two



### Method

Leave  $c_{bc}$  out (much smaller than the equivalent series capacitance of the other two)

Use time-constant method for estimation of poles

### Evaluation poles loop gain



Leave  $c_{bc}$  out



Short port with dominant timeconstant and update TC2: 100p // 11000 // 220 = 21.6ns



**Determine TC1:** 145p // 837 // 11220 = 113ns

 $p_1 = -\frac{10^9}{2\pi 113} = -1.41 \text{ MHz}$  $p_2 = -\frac{10^9}{2\pi 21.6} = -7.37 \text{ MHz}$ 

 $L_{DC} = -288$ 

 $p_1 + p_2 = -8.78$  MHz

Sum of the poles much smaller than sqrt(2) times the bandwidth. MFM response requires frequency compensation!



Determine TC2: 100p // 11000 // 1057 = 96ns



### Evaluation zeros of loop gain

 $\boldsymbol{Z}$ 



Frequency of the zero: -436 MHz

### Zero at frequency where:

$$\overline{R_s} = -s c_{bc}$$

$$\frac{1}{c_{bc}(R_s+r_b)}$$

Poles and zeros of loop gain, conclusions

Zero matches SLiCAP simulation

Product of the poles (bandwidth) matches SLiCAP simulation

Sum of the poles wrong (higher order approximation required)

Sum of the (dominant) poles not much of interest for design of bandwidth

Accurate analysis and phantom-zero compensation: see SLiCAP example